# 2-Layer PCB based PDN with Large Via Array

#### SI/PI-Database

Institut für Theoretische Elektrotechnik Hamburg University of Technology (TUHH)

July 23, 2025



Figure 1: a) Top view of the printed circuit board (PCB), b) side view of the printed circuit board (PCB). The parameters are named as found in the data files. One array with 25 vias is placed at varied distances. The second via is placed in the upper right corner of the printed circuit board (PCB). The vias have the same porperties as specified in the parameter csv file, e.g. via radius. Port 1 is in the center of the via array, port 2 is placed at the top right via.

#### 1 Introduction

You can find all information regarding the printed circuit board (PCB) structure and setup in the following chapters. The PCB is described by the stackup, (order, type, material, thickness of layers) the board geometry (height, width), the via geometry (via radius, via antipad, etc.), the transmission lines (width, thickness, material) only if applicable and connectivity of vias, planes and [transmissions lines].

Each of the previously mentioned aspects has an individual chapter. If instead of a numerical value a variable (capital letters) is given this parameter is varied during the electromagnetic (EM) simulations. Further information are found in Section 3.

#### 1.1 How to Cite?

If you use the provided data you have to reference by using at least the following Open Access paper [1]:

M. Schierholz et al., "SI/PI-Database of PCB-Based Interconnects for Machine Learning Applications," in IEEE Access, vol. 9, pp. 34423-34432, 2021, doi: 10.1109/ACCESS.2021.3061788.

This data set was used in the following publications:

Y. Hassab, J. Heßling, M. Schierholz, I. Erdin, J. Balachandran, and C. Schuster, "Impedance Profile Prediction and Classification for PCB based PDN Decoupling Using Autoencoders," in DesignCon 2025, Santa Clara, CA, USA, Jan. 2025. [2]

#### 1.2 License

Please be also aware of our license agreement. You can find further information in Section 5

#### 1.3 Data Structure

Included in the download are multiple files and folders, See Table 1. See Fig. 1 for the parameter definitions.

Table 1: Data Directory

| Name          | Type                           | Description                                                                      |  |
|---------------|--------------------------------|----------------------------------------------------------------------------------|--|
| ReadMe.pdf    | PDF-Document                   | This Description                                                                 |  |
| parameter.csv | CSV Document (Delimeter = ',') | Parameter file with all parameter variations, see Section 3.                     |  |
| variation/    | Directory                      | Directory having all<br>EM simulation results<br>(S-Parameter), see<br>Section 4 |  |

# 2 PCB Structure

The structure is a PCB with one cavity, 26 vias and varying materials. The vias and the stackup is explained in the following sections. If a parameter (italic font) instead of a numerical value is given this parameter was changed during the EM simulation. Further information of the parameters are found in Section 3.

## 2.1 Board Size

The board has a rectangular shape, see Fig. 1. The dimensions are 12 in and 10 in in X- and Y-direction respectively.

## 2.2 Stackup

The structure has overall 1 cavity with 2 planes, and 1 dielectric. The planes are modeled as solid planes over the total size of the PCB. An overview of the stackup is shown in Table 2.

The connectivity of a layer is used to connect corresponding vias. Dielectric Material is not connected to any net. The Material definitions are shown in Table 3.

Table 2: Printed Circuit Board Stackup

| Layer | Type       | Connectivity | Material | Thickness |
|-------|------------|--------------|----------|-----------|
| 0     | plane      | GND          | copper   | [TMET]    |
| 1     | dielectric | None         | dielmoat | [TDIEL]   |
| 2     | plane      | PWR          | copper   | [TMET]    |

Table 3: Printed Circuit Board Material

| Name                                          | copper            | dielmoat          |  |
|-----------------------------------------------|-------------------|-------------------|--|
| Type                                          | conductor         | dielectric        |  |
| Conductivity $\sigma\left(\frac{S}{m}\right)$ | [CONDUCTIVITY]    | not<br>applicable |  |
| Rel. Permittivity $\varepsilon_r$             | not<br>applicable | [PERMITTIVITY]    |  |
| Loss Tangent                                  | not<br>applicable | [LOSSTANGENT]     |  |
| Rel. Permeability $\mu_r$                     | 1.0               | 1.0               |  |

#### 2.3 Via

The vias have multiple dimensional aspects, an overview is given in Fig. 2. The dielectric material (Dielectric) is the material from the dielectric layer, see Table 2. For each via array different via parameters are possible e.g. via radius. Additional information of the parameters can be found in the CONMLS user manual CONMLS by TET).



Figure 2: Overview of the via parameter e.g. via-radius. Pad radius signal and pad radius plane is relevant in the signal layer and plane layer respectively.

#### 2.3.1 A1: Via Model and Array

The vias of array A1 are organized in a line with one power via in the center and two neighboring ground vias, see Fig. 3. All ground vias are connected to all ground planes. All power vias are connected to all power planes. The pitch is defined according to Fig. 3.

Table 4: Parameters Via Model: a1\_via\_model

| Parameter         | Value (mil)        |
|-------------------|--------------------|
| name              | a1_via_model       |
| via_radius        | $[A1\_VIARADIUS]$  |
| inner_radius      | 0.0                |
| pad_radius_signal | 0.0                |
| antipad_radius    | [A1_ANTIPADRADIUS] |
| pad_radius_plane  | 0.0                |
| material          | copper             |
| cap_type          | auto               |
| cap_fd            | no                 |
| cap_cfu           | 0.0                |
| cap_cfl           | 0.0                |



a

Figure 3: Top view of A1 with 25 vias. Port 1 is attached to the central via, indicated in darker blue. All vias are connected to the Power plane.

## 3 Parameter Variation

Some parameters of the PCB are varied throughout the EM simulations. Parameters are in general marked by capital letters. All parameter variations are stored in the file **parameter.csv>, see Section 3.1.** 

#### 3.1 Parameter Storage File parameter.csv>

#### 4 EM-Simulation

The EM simulations are carried out with an in house developed simulation tool. The tool is based on physics based via models [3–5]. In recent work of the institute many correlations with full-wave solver have been made with a high accuracy.

The simulations are performed with perfect magnetic conducting (PMC) boundary conditions. The frequency spectrum is 1 MHz to 1 GHz with 334 linearly spaced frequency points.

# 5 License agreement for usage of the SI/PI-Database

Institut für Theoretische Elektrotechnik, TUHH - December 2020

The SI/PI-Database is a collection of printed circuit board based structures which represent different electromagnetic aspects for signal integrity and power integrity applications. The structures have different components and interconnecting elements e.g. vias, via-arrays, power, ground planes. Each structure contains many variations with the according simulation results. All structures were simulated with a physics-based approach developed by TUHH.

The SI/PI-Database may be used free of charge as long as the following terms and conditions are agreed upon. By using the data the user agrees that the following terms and conditions are being met:

- 1. The SI/PI-Database and its documentation (manual, examples and alike) are solely owned and distributed by the Institut für Theoretische Elektrotechnik, Hamburg University of Technology (TUHH), Hamburg, Germany. It is not allowed to distribute, sell, share, or make available any part of the data or the documentation to third parties.
- 2. The SI/PI-Database may only be used for purposes that are strictly non-armaments related and in general only directed to improve science, technology and their appropriate application for the benefit of humanity. Any commercial usage on a for-profit basis, or for armaments related purposes are not allowed.
- 3. The SI/PI-Database may be used within the same department / group as often as wanted. Any distribution beyond the same department or group is not allowed. Especially it is forbidden to host the database in the form of a web service or internet platform.
- 4. The SI/PI-Database is not free of errors nor does the Institut für Theoretische Elektrotechnik guarantee that its data is correct. Every user is responsible for carefully checking the validity of SI/PI-Database data. The Institut für Theoretische Elektrotechnik cannot be held responsible for any consequences or conclusions from the data of the SI/PI-Database. If the user becomes aware of incomplete or unfeasible data the Institut für Theoretische Elektrotechnik should be notified.
- 5. All users agree to be listed by department/group/institute name, and name of university/company/institution on our SI/PI-Database. For this purpose the name, e-mail address, affiliation and department will be stored.
- 6. When data from the SI/PI-Database is used the following reference has to be given: M. Schierholz, A. Sanchez-Masis, A. Carmona-Cruz, X. Duan, K. Roy, C. Yang, R. Rimolo-Donadio, and C. Schuster, "SI/PI-database of PCB

based interconnects for machine learning applications," IEEE Access, vol. 9, pp. 34 423–34 432, Feb. 2021

7. All users agree that it is their own responsibility to check the data of the SI/PI-Database that has been provided to them to be free of any virus malware or alike before using it and inform the Institut für Theoretische Elektrotechnik if there are any problems. The Institut für Theoretische Elektrotechnik is taking precautions but cannot guarantee for the integrity of the data.

#### 6 Contact

You can find the contact information and the person in charge SI/PI-Database at TET: https://www.tet.tuhh.de/en/si-pi-database/

## References

- [1] M. Schierholz, A. Sanchez-Masis, A. Carmona-Cruz, X. Duan, K. Roy, C. Yang, R. Rimolo-Donadio, and C. Schuster, "SI/PI-Database of PCB-Based Interconnects for Machine Learning Applications," *IEEE Access*, vol. 9, pp. 34 423–34 432, Feb. 2021.
- [2] Y. Hassab, J. Heßling, M. Schierholz, I. Erdin, J. Balachandran, and C. Schuster, "Impedance Profile Prediction and Classification for PCB based PDN Decoupling Using Autoencoders," in *DesignCon 2025*, Santa Clara, CA, USA, Jan. 2025.
- [3] R. Rimolo-Donadio, X. Gu, Y. Kwark, M. Ritter, B. Archambeault, F. de Paulis, Y. Zhang, J. Fan, H.-D. Brüns, and C. Schuster, "Physics-Based Via and Trace Models for Efficient Link Simulation on Multilayer Structures Up to 40 GHz," *IEEE Transactions Microwave Theory and Techniques*, vol. 57, no. 8, pp. 2072–2083, Aug. 2009.
- [4] X. Duan, R. Rimolo-Donadio, H.-D. Brüns, and C. Schuster, "A Combined Method for Fast Analysis of Signal Propagation, Ground Noise, and Radiated Emission of Multilayer Printed Circuit Boards," *IEEE Transactions on Electromagnetic Compatibility*, vol. 52, no. 2, pp. 487–495, May 2010. [Online]. Available: https://doi.org/10.1109/temc.2010.2041238
- [5] S. Müller, F. Happ, X. Duan, R. Rimolo-Donadio, H.-D. Bruns, and C. Schuster, "Complete Modeling of Large Via Constellations in Multilayer Printed Circuit Boards," *IEEE Transactions on Components, Packaging and Manufacturing Technology*, vol. 3, no. 3, pp. 489–499, Mar. 2013. [Online]. Available: https://doi.org/10.1109/tcpmt.2012.2234211